Need more?
| Quantity | Price (ex VAT) |
|---|---|
| 1+ | €3.330 |
| 10+ | €3.110 |
| 25+ | €3.020 |
| 50+ | €2.930 |
| 100+ | €2.800 |
| 250+ | €2.740 |
| 500+ | €2.700 |
Product Information
Product Overview
The Cypress <bold>S25FL127S</bold> device is a flash non-volatile memory product using: - MirrorBit technology (that stores two data bits in each memory array transistor) - Eclipse architecture (that dramatically improves program and erase performance) - 65 nm process lithography This device connects to a host system via a Serial Peripheral Interface (SPI). Traditional SPI single bit serial input and output (Single I/O or SIO) is supported as well as optional two bit (Dual I/O or DIO) and four bit (Quad I/O or QIO) serial commands. This multiple width interface is called SPI Multi-I/O or MIO. The Eclipse architecture features a Page Programming Buffer that allows up to 128 words (256 bytes) or 256 words (512 bytes) to be programmed in one operation, resulting in faster effective programming and erase than prior generation SPI program or erase algorithms.
- CMOS 3.0 Volt core
- 128 Mbits (16 Mbytes)
- Serial peripheral interface (SPI) with multi-I/O
- 100,000 program-erase cycles per sector, minimum
- One Time Program (OTP) array of 1024 bytes
- Cypress 65 nm MirrorBit Technology with Eclipse architecture
Technical Specifications
Serial NOR
16M x 8bit
SOIC
108MHz
2.7V
3V
-40°C
3V Serial NOR Flash Memories
No SVHC (27-Jun-2018)
128Mbit
SPI
8Pins
-
3.6V
Surface Mount
105°C
MSL 3 - 168 hours
Technical Docs (2)
Legislation and Environmental
Country in which last significant manufacturing process was carried outCountry of Origin:Thailand
Country in which last significant manufacturing process was carried out
RoHS
RoHS
Product Compliance Certificate